DATA SHEET

TDA8703
8-bit high-speed analog-to-digital converter

Product specification
Supersedes data of April 1993
File under Integrated Circuits, IC02

1996 Aug 26
8-bit high-speed analog-to-digital converter

FEATURES

• 8-bit resolution
• Sampling rate up to 40 MHz
• High signal-to-noise ratio over a large analog input frequency range (7.1 effective bits at 4.43 MHz full-scale input)
• Binary or two’s complement 3-state TTL outputs
• Overflow/underflow 3-state TTL output
• TTL compatible digital inputs
• Low-level AC clock input signal allowed
• Internal reference voltage generator
• Power dissipation only 290 mW (typical)
• Low analog input capacitance, no buffer amplifier required
• No sample-and-hold circuit required.

APPLICATIONS

• General purpose high-speed analog-to-digital conversion
• Digital TV, IDTV
• Subscriber TV decoder
• Satellite TV decoders
• Digital VCR.

GENERAL DESCRIPTION

The TDA8703 is an 8-bit high-speed Analog-to-Digital Converter (ADC) for video and other applications. It converts the analog input signal into 8-bit binary-coded digital words at a maximum sampling rate of 40 MHz. All digital inputs and outputs are TTL compatible, although a low-level AC clock input signal is allowed.

ORDERING INFORMATION

<table>
<thead>
<tr>
<th>TYPE NUMBER</th>
<th>NAME</th>
<th>PACKAGE DESCRIPTION</th>
<th>VERSION</th>
</tr>
</thead>
<tbody>
<tr>
<td>TDA8703</td>
<td>DIP24</td>
<td>plastic dual in-line package; 24 leads (600 mil)</td>
<td>SOT101-1</td>
</tr>
<tr>
<td>TDA8703T</td>
<td>SO24</td>
<td>plastic small outline package; 24 leads; body width 7.5 mm</td>
<td>SOT137-1</td>
</tr>
</tbody>
</table>
8-bit high-speed analog-to-digital converter  TDA8703

QUICK REFERENCE DATA

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN.</th>
<th>TYP.</th>
<th>MAX.</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCCA</td>
<td>analog supply voltage</td>
<td></td>
<td>4.5</td>
<td>5.0</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>VCCD</td>
<td>digital supply voltage</td>
<td></td>
<td>4.5</td>
<td>5.0</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>VCCO</td>
<td>output stages supply voltage</td>
<td></td>
<td>4.2</td>
<td>5.0</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>ICCA</td>
<td>analog supply current</td>
<td>–</td>
<td>28</td>
<td>36</td>
<td>–</td>
<td>mA</td>
</tr>
<tr>
<td>ICCD</td>
<td>digital supply current</td>
<td>–</td>
<td>19</td>
<td>25</td>
<td>–</td>
<td>mA</td>
</tr>
<tr>
<td>ICCO</td>
<td>output stages supply current</td>
<td>–</td>
<td>11</td>
<td>14</td>
<td>–</td>
<td>mA</td>
</tr>
<tr>
<td>ILE</td>
<td>DC integral linearity error</td>
<td>–</td>
<td>–</td>
<td>–</td>
<td>±1</td>
<td>LSB</td>
</tr>
<tr>
<td>DLE</td>
<td>DC differential linearity error</td>
<td>–</td>
<td>–</td>
<td>–</td>
<td>±1/2</td>
<td>LSB</td>
</tr>
<tr>
<td>AILE</td>
<td>AC integral linearity error</td>
<td>note 1</td>
<td>–</td>
<td>–</td>
<td>±2</td>
<td>LSB</td>
</tr>
<tr>
<td>B</td>
<td>–3 dB bandwidth</td>
<td>note 2; fCLK = 40 MHz</td>
<td>–</td>
<td>19.5</td>
<td>–</td>
<td>MHz</td>
</tr>
<tr>
<td>fCLK/fCLK</td>
<td>maximum conversion rate</td>
<td>note 3</td>
<td>40</td>
<td>–</td>
<td>–</td>
<td>MHz</td>
</tr>
<tr>
<td>Ptot</td>
<td>total power dissipation</td>
<td></td>
<td>–</td>
<td>290</td>
<td>415</td>
<td>mW</td>
</tr>
</tbody>
</table>

Notes
1. Full-scale sinewave (fL = 4.4 MHz; fCLK, fCCO = 27 MHz).
2. The –3 dB bandwidth is determined by the 3 dB reduction in the reconstructed output (full-scale signal at input).
3. The circuit has two clock inputs CLK and CLR. There are four modes of operation:
   a) TTL (mode 1); CLR decoupled to DGND by a capacitor. CLK input is TTL threshold voltage of 1.5 V and sampling on the LOW-TO-HIGH transition of the input clock signal.
   b) TTL (mode 2); CLK decoupled to DGND by a capacitor. CLR input is TTL threshold voltage of 1.5 V and sampling on the HIGH-TO-LOW transition of the input clock signal.
   c) AC drive modes (modes 3 and 4); When driving the CLK input directly and with any AC signal of 0.5 V (peak-to-peak value) imposed on a DC level of 1.5 V, sampling takes place on the LOW-TO-HIGH transition of the clock signal. When driving the CLR input with such a signal, sampling takes place on the HIGH-TO-LOW transition.
   d) If one of the clock inputs is not driven, then it is recommended to decouple this input to DGND with a 100 nF capacitor.
8-bit high-speed analog-to-digital converter  

**TDA8703**

**BLOCK DIAGRAM**

![Block Diagram of TDA8703](image)

Fig.1 Block diagram.
### PINNING

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PIN</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>D1</td>
<td>1</td>
<td>data output; bit 1</td>
</tr>
<tr>
<td>D0</td>
<td>2</td>
<td>data output; bit 0 (LSB)</td>
</tr>
<tr>
<td>AGND</td>
<td>3</td>
<td>analog ground</td>
</tr>
<tr>
<td>VRB</td>
<td>4</td>
<td>reference voltage bottom (decoupling)</td>
</tr>
<tr>
<td>DEC</td>
<td>5</td>
<td>decoupling input (internal stabilization loop decoupling)</td>
</tr>
<tr>
<td>n.c.</td>
<td>6</td>
<td>not connected</td>
</tr>
<tr>
<td>VCCA</td>
<td>7</td>
<td>positive supply voltage for analog circuits (+5 V)</td>
</tr>
<tr>
<td>VI</td>
<td>8</td>
<td>analog voltage input</td>
</tr>
<tr>
<td>VRT</td>
<td>9</td>
<td>reference voltage top (decoupling)</td>
</tr>
<tr>
<td>n.c.</td>
<td>10</td>
<td>not connected</td>
</tr>
<tr>
<td>O/UF</td>
<td>11</td>
<td>overflow/underflow data output</td>
</tr>
<tr>
<td>D7</td>
<td>12</td>
<td>data output; bit 7 (MSB)</td>
</tr>
<tr>
<td>D6</td>
<td>13</td>
<td>data output; bit 6</td>
</tr>
<tr>
<td>D5</td>
<td>14</td>
<td>data output; bit 5</td>
</tr>
<tr>
<td>D4</td>
<td>15</td>
<td>data output; bit 4</td>
</tr>
<tr>
<td>CLK</td>
<td>16</td>
<td>clock input</td>
</tr>
<tr>
<td>CLK</td>
<td>17</td>
<td>complementary clock input</td>
</tr>
<tr>
<td>VCCD</td>
<td>18</td>
<td>positive supply voltage for digital circuits (+5 V)</td>
</tr>
<tr>
<td>VCCO</td>
<td>19</td>
<td>positive supply voltage for output stages (+5 V)</td>
</tr>
<tr>
<td>DGND</td>
<td>20</td>
<td>digital ground</td>
</tr>
<tr>
<td>TC</td>
<td>21</td>
<td>input for two's complement output (TTL level input, active LOW)</td>
</tr>
<tr>
<td>CE</td>
<td>22</td>
<td>chip enable input (TTL level input, active LOW)</td>
</tr>
<tr>
<td>D3</td>
<td>23</td>
<td>data output; bit 3</td>
</tr>
<tr>
<td>D2</td>
<td>24</td>
<td>data output; bit 2</td>
</tr>
</tbody>
</table>

![Fig.2 Pin configuration.](MLB034)
LIMITING VALUES
In accordance with the Absolute Maximum Rating System (IEC 134).

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN.</th>
<th>MAX.</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCCA</td>
<td>analog supply voltage</td>
<td>–0.3</td>
<td>+7.0</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>VCCD</td>
<td>digital supply voltage</td>
<td>–0.3</td>
<td>+7.0</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>VCCO</td>
<td>output stages supply voltage</td>
<td>–0.3</td>
<td>+7.0</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>VCCA – VCCD</td>
<td>supply voltage differences</td>
<td>–1.0</td>
<td>+1.0</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>VCCO – VCCD</td>
<td>supply voltage differences</td>
<td>–1.0</td>
<td>+1.0</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>VCCA – VCCO</td>
<td>supply voltage differences</td>
<td>–1.0</td>
<td>+1.0</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>VVi</td>
<td>input voltage range</td>
<td>referenced to AGND</td>
<td>–0.3</td>
<td>+7.0</td>
<td>V</td>
</tr>
<tr>
<td>VCLK/VCLR</td>
<td>AC input voltage for switching (peak-to-peak value)</td>
<td>note 1; referenced to DGND</td>
<td>–</td>
<td>2.0</td>
<td>V</td>
</tr>
<tr>
<td>ID</td>
<td>output current</td>
<td>–</td>
<td>+10</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Tstg</td>
<td>storage temperature</td>
<td>–55</td>
<td>+150</td>
<td>°C</td>
<td></td>
</tr>
<tr>
<td>Tamb</td>
<td>operating ambient temperature</td>
<td>0</td>
<td>+70</td>
<td>°C</td>
<td></td>
</tr>
<tr>
<td>TJ</td>
<td>junction temperature</td>
<td>–</td>
<td>+125</td>
<td>°C</td>
<td></td>
</tr>
</tbody>
</table>

Notes
1. The circuit has two clock inputs CLK and CL. There are four modes of operation:
   a) TTL (mode 1); CLK decoupled to DGND by a capacitor. CLK input is TTL threshold voltage of 1.5 V and sampling on the LOW-to-HIGH transition of the input clock signal.
   b) TTL (mode 2); CLK decoupled to DGND by a capacitor. CLK input is TTL threshold voltage of 1.5 V and sampling on the HIGH-to-LOW transition of the input clock signal.
   c) AC drive modes (modes 3 and 4); When driving the CLK input directly and with any AC signal of 0.5 V (peak-to-peak value) imposed on a DC level of 1.5 V, sampling takes place on the LOW-to-HIGH transition of the clock signal. When driving the CLK input with such a signal, sampling takes place on the HIGH-to-LOW transition.
   d) If one of the clock inputs is not driven, then it is recommended to decouple this input to DGND with a 100 nF capacitor.

HANDLING
Inputs and outputs are protected against electrostatic discharges in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling integrated circuits.

THERMAL RESISTANCE

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>RthJa</td>
<td>from junction to ambient in free air</td>
<td>55</td>
<td>K/W</td>
</tr>
<tr>
<td></td>
<td>SOT101-1</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>SOT137-1</td>
<td>75</td>
<td>K/W</td>
</tr>
</tbody>
</table>
8-bit high-speed analog-to-digital converter

CHARACTERISTICS

$V_{CCA} = V_T - V_3 = 4.5 \text{ V to } 5.5 \text{ V}$; $V_{CCD} = V_{18} - V_{20} = 4.5 \text{ V to } 5.5 \text{ V}$; $V_{CCO} = V_{19} - V_{20} = 4.5 \text{ V to } 5.5 \text{ V}$; AGND and DGND shorted together; $V_{CCA} - V_{CCD} = -0.5 \text{ V to } +0.5 \text{ V}$; $V_{CCO} - V_{CCD} = -0.5 \text{ V to } +0.5 \text{ V}$; $V_{CCA} - V_{CCD} = -0.5 \text{ V to } +0.5 \text{ V}$; $T_{amb} = 0 \degree \text{ C to } +70 \degree \text{ C}$; unless otherwise specified (typical values measured at $V_{CCA} = V_{CCD} = V_{CCO} = 5 \text{ V}$ and $T_{amb} = 25 \degree \text{ C}$).

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN.</th>
<th>TYP.</th>
<th>MAX.</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{CCA}$</td>
<td>analog supply voltage</td>
<td>4.5</td>
<td>5.0</td>
<td>5.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$V_{CCD}$</td>
<td>digital supply voltage</td>
<td>4.5</td>
<td>5.0</td>
<td>5.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$V_{CCO}$</td>
<td>output stages supply voltage</td>
<td>4.2</td>
<td>5.0</td>
<td>5.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$I_{CCA}$</td>
<td>analog supply current</td>
<td>–</td>
<td>28</td>
<td>36</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>$I_{CCD}$</td>
<td>digital supply current</td>
<td>–</td>
<td>19</td>
<td>25</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>$I_{CCO}$</td>
<td>output stage supply current</td>
<td>all outputs LOW</td>
<td>–</td>
<td>11</td>
<td>14</td>
<td>mA</td>
</tr>
</tbody>
</table>

Inputs

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
<th>Conditions</th>
<th>Min.</th>
<th>TYP.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{IL}$</td>
<td>LOW level input voltage</td>
<td>$V_{CLK} = V_{CLR} = 0.4 \text{ V}$</td>
<td>–400</td>
<td>–</td>
<td>–</td>
<td>µA</td>
</tr>
<tr>
<td>$I_{IL}$</td>
<td>LOW level input current</td>
<td>$I_{IL} = 0.4 \text{ V}$</td>
<td>–400</td>
<td>–</td>
<td>–</td>
<td>µA</td>
</tr>
<tr>
<td>$V_{IH}$</td>
<td>HIGH level input current</td>
<td>$V_{CLK} = V_{CLR} = 0.4 \text{ V}$</td>
<td>–</td>
<td>–</td>
<td>100</td>
<td>µA</td>
</tr>
<tr>
<td>$I_{IH}$</td>
<td>HIGH level input current</td>
<td>$V_{IH} = 2.7 \text{ V}$</td>
<td>–</td>
<td>–</td>
<td>60</td>
<td>µA</td>
</tr>
<tr>
<td>$Z_{i}$</td>
<td>input impedance</td>
<td>$f_{CLK} = 10 \text{ MHz}$</td>
<td>–</td>
<td>4</td>
<td>–</td>
<td>kΩ</td>
</tr>
<tr>
<td>$C_{i}$</td>
<td>input capacitance</td>
<td>$f_{CLK} = 10 \text{ MHz}$</td>
<td>–</td>
<td>4.5</td>
<td>–</td>
<td>pF</td>
</tr>
<tr>
<td>$V_{CLK} - V_{CLR}$</td>
<td>AC input voltage for switching (peak-to-peak value)</td>
<td></td>
<td></td>
<td>0.5</td>
<td>–</td>
<td>2.0</td>
</tr>
</tbody>
</table>

TC and CE (REFERRED TO DGND)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
<th>Conditions</th>
<th>Min.</th>
<th>TYP.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{IL}$</td>
<td>LOW level input voltage</td>
<td>$V_{IL} = 0.4 \text{ V}$</td>
<td>–400</td>
<td>–</td>
<td>–</td>
<td>µA</td>
</tr>
<tr>
<td>$I_{IH}$</td>
<td>HIGH level input current</td>
<td>$V_{IH} = 2.7 \text{ V}$</td>
<td>–</td>
<td>–</td>
<td>20</td>
<td>µA</td>
</tr>
</tbody>
</table>

VI (ANALOG INPUT VOLTAGE REFERENCED TO AGND)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
<th>Conditions</th>
<th>Min.</th>
<th>TYP.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{VI(B)}$</td>
<td>input voltage (bottom)</td>
<td>output code = 0</td>
<td>1.33</td>
<td>1.41</td>
<td>1.48</td>
<td>V</td>
</tr>
<tr>
<td>$V_{VI(0)}$</td>
<td>input voltage</td>
<td>$V_{VI(0)} = V_{VI(B)}$</td>
<td>1.455</td>
<td>1.55</td>
<td>1.635</td>
<td>V</td>
</tr>
<tr>
<td>$V_{OS(B)}$</td>
<td>offset voltage (bottom)</td>
<td></td>
<td>0.125</td>
<td>–</td>
<td>0.155</td>
<td>V</td>
</tr>
<tr>
<td>$V_{VI(T)}$</td>
<td>input voltage (top)</td>
<td>output code = 255</td>
<td>3.115</td>
<td>3.26</td>
<td>3.385</td>
<td>V</td>
</tr>
<tr>
<td>$V_{VI(255)}$</td>
<td>input voltage</td>
<td></td>
<td>3.2</td>
<td>3.36</td>
<td>3.5</td>
<td>V</td>
</tr>
<tr>
<td>$V_{OS(T)}$</td>
<td>offset voltage (top)</td>
<td>$V_{VI(T)} = V_{VI(255)}$</td>
<td>0.085</td>
<td>–</td>
<td>0.115</td>
<td>V</td>
</tr>
<tr>
<td>$V_{VI(P)}$</td>
<td>input voltage amplitude (peak-to-peak value)</td>
<td></td>
<td>1.66</td>
<td>1.71</td>
<td>1.75</td>
<td>V</td>
</tr>
<tr>
<td>$I_{IL}$</td>
<td>LOW level input current</td>
<td>$V_{VI} = 1.4 \text{ V}$</td>
<td>–</td>
<td>0</td>
<td>–</td>
<td>µA</td>
</tr>
<tr>
<td>$I_{IH}$</td>
<td>HIGH level input current</td>
<td>$V_{VI} = 3.6 \text{ V}$</td>
<td></td>
<td>60</td>
<td>120</td>
<td>180</td>
</tr>
<tr>
<td>$Z_{i}$</td>
<td>input impedance</td>
<td>$f_{i} = 1 \text{ MHz}$</td>
<td>–</td>
<td>10</td>
<td>–</td>
<td>kΩ</td>
</tr>
<tr>
<td>$C_{i}$</td>
<td>input capacitance</td>
<td>$f_{i} = 1 \text{ MHz}$</td>
<td>–</td>
<td>14</td>
<td>–</td>
<td>pF</td>
</tr>
</tbody>
</table>
**8-bit high-speed analog-to-digital converter**

**TDA8703**

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN.</th>
<th>TYP.</th>
<th>MAX.</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Reference resistance</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$R_{\text{ref}}$</td>
<td>reference resistance</td>
<td>$V_{\text{RT}}$ to $V_{\text{RB}}$</td>
<td></td>
<td>220</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Outputs**

**DIGITAL OUTPUTS (D7 - D0) (REFERRED TO DGND)**

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN.</th>
<th>TYP.</th>
<th>MAX.</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{\text{OL}}$</td>
<td>LOW level output voltage</td>
<td>$I_O = 1 \text{ mA}$</td>
<td>0</td>
<td>–</td>
<td>0.4</td>
<td>V</td>
</tr>
<tr>
<td>$V_{\text{OH}}$</td>
<td>HIGH level output voltage</td>
<td>$I_O = -0.4 \text{ mA}$</td>
<td>2.7</td>
<td>–</td>
<td>$V_{\text{CCD}}$</td>
<td>V</td>
</tr>
<tr>
<td>$I_{OZ}$</td>
<td>output current in 3-state mode</td>
<td>$0.4 \text{ V} &lt; V_O &lt; V_{\text{CCD}}$</td>
<td>–20</td>
<td>–</td>
<td>+20</td>
<td>$\mu$A</td>
</tr>
</tbody>
</table>

**Switching characteristics** (note 2; see Fig.3)

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN.</th>
<th>TYP.</th>
<th>MAX.</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$f_{\text{CLK}}$</td>
<td>maximum clock frequency</td>
<td></td>
<td>40</td>
<td>–</td>
<td>–</td>
<td>MHz</td>
</tr>
</tbody>
</table>

**Analog signal processing** ($f_{\text{CLK}} = 40 \text{ MHz}$)

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN.</th>
<th>TYP.</th>
<th>MAX.</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$B$</td>
<td>$-3 \text{ dB}$ bandwidth</td>
<td>note 3</td>
<td></td>
<td></td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td>$G_d$</td>
<td>differential gain</td>
<td>note 4</td>
<td></td>
<td></td>
<td></td>
<td>%</td>
</tr>
<tr>
<td>$\phi_d$</td>
<td>differential phase</td>
<td>note 4</td>
<td></td>
<td></td>
<td></td>
<td>deg</td>
</tr>
<tr>
<td>$f_1$</td>
<td>fundamental harmonics (full-scale)</td>
<td>$f_i = 4.43 \text{ MHz}$</td>
<td></td>
<td></td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td>$f_{\text{all}}$</td>
<td>harmonics (full-scale), all components</td>
<td>$f_i = 4.43 \text{ MHz}$</td>
<td></td>
<td>–</td>
<td>–</td>
<td>dB</td>
</tr>
<tr>
<td>SVRR1</td>
<td>supply voltage ripple rejection</td>
<td>note 5</td>
<td></td>
<td>–</td>
<td>–</td>
<td>–</td>
</tr>
<tr>
<td>SVRR2</td>
<td>supply voltage ripple rejection</td>
<td>note 5</td>
<td></td>
<td>–</td>
<td>1</td>
<td>2.5</td>
</tr>
</tbody>
</table>

**Transfer function**

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN.</th>
<th>TYP.</th>
<th>MAX.</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>ILE</td>
<td>DC integral linearity error</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>LSB</td>
</tr>
<tr>
<td>DLE</td>
<td>DC differential linearity error</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>LSB</td>
</tr>
<tr>
<td>AILE</td>
<td>AC integral linearity error</td>
<td>note 6</td>
<td></td>
<td></td>
<td></td>
<td>LSB</td>
</tr>
<tr>
<td>EB</td>
<td>effective bits</td>
<td>$f_i = 4.43 \text{ MHz}$</td>
<td></td>
<td>7.1</td>
<td></td>
<td>bits</td>
</tr>
</tbody>
</table>

**Timing** (note 7; see Figs 3 to 6; $f_{\text{CLK}} = 40 \text{ MHz}$)

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN.</th>
<th>TYP.</th>
<th>MAX.</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$t_{\text{US}}$</td>
<td>sampling delay</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$t_{\text{HD}}$</td>
<td>output hold time</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$t_{\text{ULH}}$</td>
<td>output delay time</td>
<td>LOW-to-HIGH transition</td>
<td></td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$t_{\text{UHL}}$</td>
<td>output delay time</td>
<td>HIGH-to-LOW transition</td>
<td></td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$t_{\text{Z2H}}$</td>
<td>3-state output delay times</td>
<td>enable-to-HIGH</td>
<td></td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$t_{\text{Z2L}}$</td>
<td>3-state output delay times</td>
<td>enable-to-LOW</td>
<td></td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$t_{\text{HZZ}}$</td>
<td>3-state output delay times</td>
<td>disable-to-HIGH</td>
<td></td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$t_{\text{LZL}}$</td>
<td>3-state output delay times</td>
<td>disable-to-LOW</td>
<td></td>
<td></td>
<td></td>
<td>ns</td>
</tr>
</tbody>
</table>
Notes
1. The circuit has two clock inputs CLK and CLR. There are four modes of operation:
   a) TTL (mode 1); CLK decoupled to DGND by a capacitor. CLK input is TTL threshold voltage of 1.5 V and sampling on the LOW-to-HIGH transition of the input clock signal.
   b) TTL (mode 2); CLK decoupled to DGND by a capacitor. CLR input is TTL threshold voltage of 1.5 V and sampling on the HIGH-to-LOW transition of the input clock signal.
   c) AC drive modes (modes 3 and 4); When driving the CLK input directly and with any AC signal of 0.5 V (peak-to-peak value) imposed on a DC level of 1.5 V, sampling takes place on the LOW-to-HIGH transition of the clock signal. When driving the CLR input with such a signal, sampling takes place on the HIGH-to-LOW transition.
   d) If one of the clock inputs is not driven, then it is recommended to decouple this input to DGND with a 100 nF capacitor.
2. In addition to a good layout of the digital and analog ground, it is recommended that the rise and fall times of the clock must not be less than 2 ns.
3. The −3 dB bandwidth is determined by the 3 dB reduction in the reconstructed output (full-scale signal at the input).
4. Low frequency ramp signal (V_{VI(p-p)} = 1.8 V and f_i = 15 kHz) combined with a sinewave input voltage (V_{VI(p-p)} = 0.5 V, f_i = 4.43 MHz) at the input.
5. Supply voltage ripple rejection:
   a) SVRR1; variation of the input voltage producing output code 127 for supply voltage variation of 1 V:
      \[ SVRR1 = 20 \log \left( \frac{\Delta V_{VI(127)}}{\Delta V_{CCA}} \right) \]
   b) SVRR2; relative variation of the full-scale range of analog input for a supply voltage variation of 1 V:
      \[ SVRR2 = \left( \frac{V_{VI(0)} - V_{VI(255)}}{V_{VI(0)} - V_{VI(255)}} \right) \div \Delta V_{CCA} \]
6. Full-scale sinewave (f_i = 4.4 MHz; f_{CLK}; f_{CLK} = 27 MHz).
7. Output data acquisition:
   a) Output data is available after the maximum delay of t_dHL and t_dLH.
Table 1  Output coding and input voltage (referenced to AGND; typical values)

<table>
<thead>
<tr>
<th>STEP</th>
<th>( V_{V_{(p-p)}} )</th>
<th>O/UF</th>
<th>D7</th>
<th>D6</th>
<th>D5</th>
<th>D4</th>
<th>D3</th>
<th>D2</th>
<th>D1</th>
<th>D0</th>
<th>D7</th>
<th>D6</th>
<th>D5</th>
<th>D4</th>
<th>D3</th>
<th>D2</th>
<th>D1</th>
<th>D0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Underflow</td>
<td>&lt;1.55</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1.55</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1.0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>.</td>
<td>.</td>
<td>.</td>
<td>.</td>
<td>.</td>
<td>.</td>
<td>.</td>
<td>.</td>
<td>.</td>
<td>.</td>
<td>.</td>
<td>.</td>
<td>.</td>
<td>.</td>
<td>.</td>
<td>.</td>
<td>.</td>
<td>.</td>
<td></td>
</tr>
<tr>
<td>254</td>
<td>.</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>255</td>
<td>3.26</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>Overflow</td>
<td>&gt;3.26</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td></td>
</tr>
</tbody>
</table>

Table 2  Mode selection

<table>
<thead>
<tr>
<th>TC</th>
<th>CE</th>
<th>D7-D0</th>
<th>O/UF</th>
</tr>
</thead>
<tbody>
<tr>
<td>( X^{(1)} )</td>
<td>1</td>
<td>high impedance</td>
<td>high impedance</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>active; two’s complement</td>
<td>active</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>active; binary</td>
<td>active</td>
</tr>
</tbody>
</table>

Note
1. \( X = \) don’t care.

Fig.3  Timing diagram.
Fig. 4 3-state delay timing diagram.

Fig. 5 Load circuit for timing measurement; data outputs (CE = LOW).

Fig. 6 Load circuit for timing measurement; 3-state outputs (CE: f_i = 1 MHz; V_{VI} = 3 V); see Table 3.
Table 3  Mode selection

<table>
<thead>
<tr>
<th>TIMING MEASUREMENT</th>
<th>SWITCH S1</th>
<th>SWITCH S2</th>
<th>CAPACITOR</th>
</tr>
</thead>
<tbody>
<tr>
<td>( t_{dZH} )</td>
<td>open</td>
<td>closed</td>
<td>15 pF</td>
</tr>
<tr>
<td>( t_{dZL} )</td>
<td>closed</td>
<td>open</td>
<td>15 pF</td>
</tr>
<tr>
<td>( t_{dHZ} )</td>
<td>closed</td>
<td>closed</td>
<td>5 pF</td>
</tr>
<tr>
<td>( t_{dLZ} )</td>
<td>closed</td>
<td>closed</td>
<td>5 pF</td>
</tr>
</tbody>
</table>

INTERNAL PIN CONFIGURATIONS

Fig.7  TTL data and overflow/underflow outputs.

Fig.8  Analog inputs.

Fig.9  \( \overline{CE} \) (3-state) input.

Fig.10  \( \overline{TC} \) (two's complement) input.
Fig. 11 $V_{RB}$, $V_{RT}$ and DEC.

Fig. 12 CLK and CLK inputs.
APPLICATION INFORMATION

Additional application information will be supplied upon request (please quote number FTV/8901).

CLK should be decoupled to the DGND with a 100 nF capacitor, if a TTL signal is used on CLK (see Chapter “Characteristics”, note 1).

CLK and CE can be used in a differential mode (see Chapter “Characteristics”, note 1).

V_{RB} and V_{RT} are decoupling pins for the internal reference ladder; do not draw current from these pins in order to achieve good linearity.

If it is required to use the TDA8703 in a parallel system configuration, the references (V_{RB} and V_{RT}) of each TDA8703 can be connected together. Code 0 will be identical and code 255 will remain in the 1 LSB variation for each TDA8703.

Analog and digital supplies should be separated and decoupled.

Pins 6 and 10 should be connected to AGND in order to prevent noise influence.

(1) It is recommended to decouple V_{CCO} through a 22 Ω resistor especially when the output data of the TDA8703 interfaces with a capacitive CMOS load device.

Fig.13 Application diagram.
8-bit high-speed analog-to-digital converter TDA8703

PACKAGE OUTLINES

DIP24: plastic dual in-line package; 24 leads (600 mil)

Note
1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

<table>
<thead>
<tr>
<th>UNIT</th>
<th>A max.</th>
<th>A1 min.</th>
<th>A2 max.</th>
<th>b</th>
<th>b1</th>
<th>c</th>
<th>D(1)</th>
<th>e(1)</th>
<th>e1</th>
<th>L</th>
<th>ME</th>
<th>MH</th>
<th>w</th>
<th>Z(1) max.</th>
</tr>
</thead>
<tbody>
<tr>
<td>mm</td>
<td>5.1</td>
<td>0.51</td>
<td>4.0</td>
<td>1.7</td>
<td>1.3</td>
<td>0.33</td>
<td>0.32</td>
<td>32.0</td>
<td>14.1</td>
<td>2.54</td>
<td>15.24</td>
<td>3.4</td>
<td>15.24</td>
<td>17.15</td>
</tr>
<tr>
<td>inches</td>
<td>0.20</td>
<td>0.020</td>
<td>0.16</td>
<td>0.066</td>
<td>0.051</td>
<td>0.013</td>
<td>1.26</td>
<td>0.56</td>
<td>0.10</td>
<td>0.60</td>
<td>0.15</td>
<td>0.62</td>
<td>0.60</td>
<td>0.68</td>
</tr>
</tbody>
</table>

Note
1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.
SO24: plastic small outline package; 24 leads; body width 7.5 mm

**DIMENSIONS** (inch dimensions are derived from the original mm dimensions)

<table>
<thead>
<tr>
<th>UNIT</th>
<th>A max.</th>
<th>A1</th>
<th>A2</th>
<th>A3</th>
<th>bP</th>
<th>c</th>
<th>D(1)</th>
<th>E(1)</th>
<th>e</th>
<th>H E</th>
<th>L</th>
<th>L P</th>
<th>Q</th>
<th>v</th>
<th>w</th>
<th>y</th>
<th>z(1)</th>
<th>θ</th>
</tr>
</thead>
<tbody>
<tr>
<td>mm</td>
<td>2.65</td>
<td>0.30</td>
<td>2.45</td>
<td>0.25</td>
<td>0.49</td>
<td>0.32</td>
<td>15.6</td>
<td>7.6</td>
<td>1.27</td>
<td>10.65</td>
<td>10.00</td>
<td>1.1</td>
<td>1.1</td>
<td>1.1</td>
<td>0.25</td>
<td>0.25</td>
<td>0.9</td>
<td>0.4</td>
</tr>
<tr>
<td>inches</td>
<td>0.10</td>
<td>0.012</td>
<td>0.096</td>
<td>0.01</td>
<td>0.019</td>
<td>0.013</td>
<td>0.61</td>
<td>0.30</td>
<td>0.050</td>
<td>0.42</td>
<td>0.39</td>
<td>0.055</td>
<td>0.043</td>
<td>0.043</td>
<td>0.039</td>
<td>0.01</td>
<td>0.01</td>
<td>0.004</td>
</tr>
</tbody>
</table>

**Note**
1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

<table>
<thead>
<tr>
<th>OUTLINE VERSION</th>
<th>REFERENCES</th>
<th>EUROPEAN PROJECTION</th>
<th>ISSUE DATE</th>
</tr>
</thead>
<tbody>
<tr>
<td>SOT137-1</td>
<td>IEC 075E05</td>
<td>JEDEC MS-013AD</td>
<td>92-11-17</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>95-01-24</td>
</tr>
</tbody>
</table>

1996 Aug 26
SOLDERING

Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our “IC Package Databook” (order code 9398 652 90011).

DIP

SOLDERING BY DIPPING OR BY WAVE

The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature (T_{stg\; max}). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

REPAIRING SOLDERED JOINTS

Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds.

SO

REFLOW SOLDERING

Reflow soldering techniques are suitable for all SO packages.

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 °C.

WAVE SOLDERING

Wave soldering techniques can be used for all SO packages if the following conditions are observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The longitudinal axis of the package footprint must be parallel to the solder flow.
- The package footprint must incorporate solder thieves at the downstream end.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

REPAIRING SOLDERED JOINTS

Fix the component by first soldering two diagonally-opposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.
Philips Semiconductors

8-bit high-speed analog-to-digital converter

TDA8703

DEFINITIONS

<table>
<thead>
<tr>
<th>Data sheet status</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Objective specification</td>
<td>This data sheet contains target or goal specifications for product development.</td>
</tr>
<tr>
<td>Preliminary specification</td>
<td>This data sheet contains preliminary data; supplementary data may be published later.</td>
</tr>
<tr>
<td>Product specification</td>
<td>This data sheet contains final product specifications.</td>
</tr>
</tbody>
</table>

Limiting values

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information

Where application information is given, it is advisory and does not form part of the specification.

LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.